

# **Clock Related Flip-Flop with Sleepy Transistor** Merging For Power Saving

K. Shilpa<sup>1</sup>, D. Ganesh Kumar<sup>2</sup>

PG Scholar, ME VLSI Design, P. A. College of Engineering and Technology, Coimbatore, India<sup>1</sup>

Associate Professor and HOD-EEE Department, P. A. College of Engineering and Technology, Coimbatore, India<sup>2</sup>

Abstract: The need for low-power design is also becoming a major issue in high-performance digital systems such as microprocessors, digital signal processors (DSPs) and other applications. The dominant factor of power dissipation is caused by switching activity. As low power circuits are most popular now days as the scaling increase the leakage power in the circuit also increases rapidly and so for removing these kinds of leakages and to provide a better power efficiency different types of power gating techniques are used. The different types of power gated circuits using low power VLSI design techniques are analysed and comparison results are displayed. As compared with conventional flipflops, the flip-flop reduces power dissipation by 75% at 0% data activity and the power reduction ratio is the highest among flip-flops that have been reported so far. The simulations were done using Microwind Layout Editor and DSCH software.

Keywords: Flip-flops, Low-power, VLSI, Transistor.

## I. INTRODUCTION

The mobile market keeps on expanding. In addition to the Before analyzing the operation of the circuit, the conventional mobile phone, digital camera, and tablet PC, development of various kinds of wearable information equipment or healthcare associated equipment has newly prospered in recent years. In those kinds of batteryworking equipment, reduction of power is a very important issue and demand for power reduction in LSI is increasing. Based on such background, various kinds of circuit technique have already been proposed. Generally in LSI, more than half of the power is dissipated in random logic of which half of the power is dissipated by flip-flops (FFs). During the past dozen years, several low-power FFs have been rushed into development. However, in actual chip design, the conventional FF is still used most often as a preferred FF because of its well-balanced power and performance.

The scaling of process technologies to nanometres scheme has resulted in a rapid increase in leakage power dissipation. Since, it has become extremely important to develop design techniques to reduce static power dissipation during periods of inactivity. The power reduction should be achieved without trading-off performance which makes it harder to reduce leakage during normal (runtime) operation. On the other hand, there are several techniques for reducing leakage power.

Power gating is one of the well known technique where a sleep transistor is added between actual ground rail and circuit ground (called virtual ground). This device is turned-off in the sleep mode to cut-off the leakage path.

#### **II. POWER REDUCTION IN FLIP-FLOP**

#### A. Topologically compressed flip-flop

The power of the Flip-flop is mostly dissipated in the operation of clock-related transistors and hence the clock signals uses more power rather than other signals.

combinational circuit of the D Flip-flop is shown in the Fig.1.



As the first step, a circuit with two or more logically equivalent AND or OR logic parts which have the same input signal combination, especially including clock signal as the input signals. Then, merge those parts in transistor level as second step. This is well-known Reset-Set (RS) type, but the master-latch is an asymmetrical single datainput type. The feature of this circuit is that has two sets of logically equivalent input AND logic, X1 and Y1, and X2 and Y2. Fig. 2 shows transistor-level schematic of Fig.1.



Fig. 2 Transistor Level Schematic of Fig. 1



Based on this schematic, logically equivalent transistors are merged as follows. For the PMOS side, two transistor pairs in M1 and S1 blocks in Fig. 2 can be shared. When either N3 or CP is Low, the shared common node becomes VDD voltage level, or N2 and N5 nodes are controlled by PMOS transistors gated N1 and N4 individually. When both N3 and CP are High, both N2 and N5 nodes are pulled down to VSS by NMOS transistors gated N3 and CP. As well as M1 and S1 blocks, two PMOS transistor pairs in M2 and S2 blocks are shared.

This reduction method is called Topological Compression (TC) method. The Flip-flop, TC-Method applied, is called Topologically-Compressed Flip-Flop (TCFF). The Fig.3 shows the Transistor level schematic of topologically-compressed Flip-flop. In Fig. 3, when CP is low, the PMOS transistor connected to CP turns on and the master latch becomes the data input mode. Both VD1 and VD2 are pulled up to power-supply level, and the input data from D is stored in the master latch. When CP is high, the PMOS transistor connected to CP turns off, the NMOS transistor connected to CP turns off, the NMOS transistor connected to CP turns off, the tack becomes the data output mode. From the Fig. 2, the total transistor count is 28 and after merging the clock related transistors the total transistor count is reduced to 21 transistors as shown in Fig. 3.



Fig. 3 Transistor Level Schematic of Topologically Compressed Flip-flop (TCFF)

In this operation, all nodes are fully static and full-swing. The current from the power supply does not flow into the master and the slave latch simultaneously because the master latch and the slave latch become active alternately. Therefore, timing degradation is small on cell performance even though many transistors are shared and so it is advisable to reduce the leakage power consumed by each transistor [13]. Let us summarize the analysis of low power Flip-flop, since this technique make use of reducing the clock related transistor count by merging process and therefore the power consumed by the transistor is minimized[4]. So far the leakage power is increased. So, to reduce the leakage power the sleep methods are used and hence the power consumed by the Flip-flops is reduced drastically.

B. Topologically compressed flip-flop using sleepy method

Different methods exist for leakage power reduction. Whenever the circuits are working we have to make the sleep transistors ON.



Fig. 4 TCFF Using Sleep method

A variation of the sleep approach is also known as the zigzag approach as shown in the Fig. 4, decreases wake-up overhead caused by sleep transistors.

Another method called Dual sleep approach as shown in the Fig. 5 uses the advantage of using the two extra pullup and two extra pull-down transistors in sleep mode either in OFF state or in ON state. Hence, the dual sleep portion can be made common to all logic circuitry; less number of transistors is needed to apply a certain logic circuit.



Fig. 5 TCFF Using Dual Sleep Method

Another technique is dual stack approach, in sleep mode; the sleep transistors are off, i.e. transistor N1 and P1 are off. We do so by making S=0 and hence S'=1. So, that the 4 transistors P2, P3 and N2, N3 are connected to the main circuit with power rail.



Fig. 6 TCFF Using Dual Stack Method



Hence, we use 2 PMOS in the pull down network and 2 In stand-by mode, the sleep signal of the transistor is held NMOS in the pull-up network. The advantage is that PMOS degrades the low logic level while NMOS degrades the high logic level. Due to the body effect, they further decrease the voltage level. So, that the pass transistors decreases the voltage applied across the main circuit. In practice, the static power is proportional to the voltage applied, with the reduced voltage the power is decreased but we get the advantage of state retention.

Another merit is got during off mode if we increase the threshold voltage of N2, N3 and P2, P3 transistors. The transistors are held in reverse body bias and their threshold is high. Since, high threshold voltage causes low leakage power and hence low leakage current. By using minimum size transistors, i.e. aspect ratio of 1, we get low leakage power due to low leakage current and as a result of stacking; P2 and N2 have less drain voltage. Hence, the DIBL effect is less for them and they cause high barrier for leakage current. In the active mode i.e. S=1 and S'=0, both the sleep transistors (N1 and P1) and the parallel transistors (N2, N3 and P2, P3) are on. They work as transmission gate and the power connection is again established in uncorrupted way and the dynamic power is reduced.

The power gated sleep circuit has three modes of operations

- 1. Active mode
- 2. Standby mode
- 3. Sleep to active mode transition

In active mode, the sleep Signal S of the transistor is held at logic' 1 ' and both the sleep transistors M1 and M2 (En and En-Bar Transistors from the bottom side) remain ON. Here both the transistors offer very low resistance and virtual ground (VGND) node potential is pulled down to the ground potential. There are huge benefits of combining stacked sleep transistors. Firstly, the magnitude of power supply fluctuations sleep mode during mode transitions will be reduced because these transitions are gradual. • Drain-to-source potential (Vds2) of S2 is less compared Secondly, while conventional power gating uses a highthreshold device as a sleep transistor to minimize leakage and a stacked sleep structures can achieve the same effect with a normal threshold device.

Fig.7 TCFF Using Power Gated Sleep Method

at logic'1' and both the sleep transistors S1 and S2 (NMOS Transistors used for sleep Purpose from the Bottom of the circuit) remain ON and control the transistors M1 & M2 is OFF by giving logic'0'.Hence, the leakage current is reduced by the stacking effect, turning S1 and S2 sleep transistors OFF and vice versa for the header switch. This design gives major contribution in sleep to active mode in terms of peak of sleep mode compared to stacking power gating. Sleep mode occurs when the circuit is going from sleep to active and vice versa. In first stage the sleep transistor (S1) working as diode by turning on the control transistor M1 which is connected across the drain and gate of the sleep transistor (S1). Due to this the drain to source current of the sleep transistor S1 drops in a rectilinear manner. This reduces the voltage fluctuation on the ground and power net and it also reduces the circuit wake-up time. So in sleep to active transition mode, we are turning ON transistor S1 initially after a small duration, S2 will be turned ON to reduce the GBN. In the second stage control transistor is off that sleep transistor works normally. During sleep to active mode transition, the transistors S1 and S2 is turned ON and after a small duration of time. The logic circuit is isolated from the ground for a short duration as the transistor S2 is turned OFF. During this duration, the GBN is greatly reduced by controlling the intermediate node voltage VGND2 and operating the transistor S2 in triode region. Placing the proper amount of delay, Leakage current is decreased by stacking effect which turns both S1 and S2 sleep transistors OFF. This boosts the intermediate node voltage VGND2 to positive values due to small drain current. Positive potential at intermediate node has the following effects:

- Gate to source voltage of S1 (Vgs1) becomes almost negative.
- Negative body-to-source potential (Vdsl) of S1 decreases thus it results in less drain induced barrier lowering.
- to S1, hence most of the voltage drops across the S1 in sleep mode.

This probably reduces the drain barrier lowering. Hence the leakage power is reduced in the circuit.

#### **III. RESULT AND DISCUSSIONS**

The simulation results for the Flip-flop are obtained from Microwind tool. The input to each of flip-flop includes clock input, d input and q output. The circuits are drawn in Digital schematic editor (DSCH) and the corresponding waveforms and verilog codes are generated. The generated verilog codes are compiled in nanoLambda in which appropriate CMOS Layout is generated and the power results are obtained.

The Fig. 8, Fig. 9, Fig. 10, Fig. 11 shows the waveform of TCFF using Sleep method, TCFF using Dual Sleep method, TCFF using Dual Stack method, TCFF using Power Gated Sleep method respectively. The Fig. 12 shows the power result of TCFF using Power Gated Sleep method.





Fig. 8 Waveform of TCFF Using Sleep Method



Fig. 9 Waveform of TCFF Using Dual Sleep Method



Fig. 10 Waveform of TCFF Using Dual Stack Method



Fig. 11 Waveform of TCFF Using Power Gated Sleep Method



Fig. 12 Power Result of TCFF Using Power Gated Sleep Method

## **IV. POWER COMPARISON**

We compare the various TCFF Flip-flop with sleep transistor techniques. Thus, we compare various design approaches in terms of power consumption as shown below.

### TABLE I POWER COMPARISON OF EXISTING AND PROPOSED METHODS

| Circuit Technique       | Power<br>Consumption(µw) |
|-------------------------|--------------------------|
| TCFF                    | 29.469                   |
| TCFF Using Sleep Method | 11.339                   |
| TCFF Using Dual Sleep   | 15.359                   |
| Method                  |                          |
| TCFF Using Dual Stack   | 15.015                   |
| Method                  |                          |
| TCFF Using Power Gated  | 7.216                    |
| Sleep Method            |                          |

Table I shows power comparison of existing and proposed methods. The proposed power gated sleep method is 70% power efficient than the existing low-power flip-flops.

## **V. CONCLUSION**

In nanometer scale CMOS technology design, sub threshold leakage power consumption is a great challenge. Whereas previous approaches are effective in some ways, no ideal solution for reducing leakage power consumption is unknown. Therefore, the designers choose techniques based upon technology and design criteria. This paper presents a novel circuit structures which is a new remedy for designer in terms of power products. The power gated sleep method shows the least power product among all the methods. Therefore, the power gated sleep method provides new ways to designers who require ultra-low leakage power consumption with much less speed power product. Especially it shows nearly 50-60% of power than the existing methods. So, it can be used for future integrated circuits for power Efficiency. Applying to an experimental chip design with 90nm CMOS technology, 98% of the conventional flip-flops are replaced by this method. In a whole chip, 17% power reduction is



estimated with little overhead of area and timing performance. The simulation results proved that the proposed architecture is well suited for modern high performance designs.

#### REFERENCES

- Absel K. Manuel L. and Kavitha R.K (2013), 'Low-power dual dynamic node pulsed hybrid d flip-flop featuring efficient embedded logie', IEEE Trans. VLSI Syst., Vol. 21, pp. 1693–1704.
- [2] Hamada M. Hara H. and et al (2005), 'A conditional clocking flipflop for low power H.264/MPEG-4 audio/visual codec LSI', in Proc. IEEE CICC, pp. 527–530.M. Young, The Technical Writer's Handbook. Mill Valley, CA: University Science, 1989.
- [3] Hirata, Nakanishi K. and et al (2005), 'The cross charge control flip-flop: A low-power and high-speed flip-flop suitable for mobile application SoCs', in Symp. VLSI Circuits Dig. Tech. Papers, pp. 306–307.
- [4] John H. Pasternak, Alex S. Shubat and et al (1987), 'CMOS Differential Pass-Transistor Logic Design', IEEE Journal of solidstate circuits, Vol.sc-22, and No.2.
- [5] Kawaguchi H. and Sakurai T. (1998), 'A reduced clock-swing flipflop (RCSFF) for 63% power reduction', IEEE J.Solid-State Circuits, Vol.33, No. 5, pp. 807–811.
- [6] Klass F (1998), 'Semi-dynamic and dynamic flip-flops with embedded logic', in Symp. VLSI Circuits Dig. Tech. Papers, pp. 108–109.
- [7] Kojima H. Tanaka S. and Sasaki K. (1995), 'Half-swing clocking scheme for 75% power saving in clocking circuitry', IEEE J. Solid-State Circuits, Vol. 30, No. 4, pp. 432–435.
- [8] Kong B. S. Kim S.S. and et al Jun (2001), 'Conditional-capture flip-flop for statistical power reduction', IEEE J. Solid-State Circuits, Vol. 36, No. 8, pp. 1263–1271.
- [9] J.C. Park, V. J. Mooney III and P. Pfeiffenberger, "Sleepy Stack Reduction of Leakage Power," Proc. of the International Workshop on Power and Timing Modeling, Optimization and simulation, pp. 148-158, September 2004.
- [10] J. Shin and T. Kim, "Technique for transition energy-aware dynamic voltage assignment," IEEE Trans. Integr. Circuits Syst.II, Exp. Briefs, vol. 53, no. 9, pp. 956–960, Sep. 2006.
- [11] J. Kao, A. Chandrakasan, and D. Antoniadis, "Transistor sizing issues and tool for multi-threshold CMOS technology," in Proc. IEEE/ACMDes. Autom. Conf., 1997, pp. 409–414.
- [12] F. Fallah and M. Pedram, "Standby and active leakage current control and minimization CMOS VLSI circuits," IEICE Trans.Electron., vol.E88-C, no. 4, pp. 509–519, 2005.
- [13] M. Powell, S.-H. Yang, B. Falsafi, K. Roy and T. N. Vijaykumar, "Gated-Vdd: A Circuit Technique to Reduce Leakage in Deep submicron Cache Memories," Proc. of International Symposium on Low Power Electronics and Design, pp. 90-95, July 2000.
- [14] S. Mutoh, T. Douseki, Y. Matsuya, T. Aoki, S. Shigematsu and J. Yamada, "1-V Power Supply High-speed Digital Circuit Technology with Multithreshold-Voltage CMOS," IEEE Journalof Solid-StateCircuits, vol. 30, no. 8, pp. 847–854, August 1995.
- [15] D. Chiou, S. Chen, S. Chang, and C. Yeh, "Timing driven power gating," in Proc. IEEE/ACM Des. Autom. Conf., 2006, pp. 121– 124.
- [16] Masafumi Nogawa and Yusuke Ohtomo (1999), 'A Data-Transition Look-Ahead DFF Circuit for Statistical Reduction in Power Consumption', IEEE J. Solid-State Circuits, Vol. 34.\
- [17] Nedovic .N and Oklobdaija V.G (2000), 'Hybrid latch flip-flop with improved power efficiency', in proc. Symp. Integr. Circuits syst. Design, pp. 211-215.
- [18] Nomura S. Tachibana F. and et al (2008), 'A 9.7 mW AACdecoding, 620 mW with embedded forward-body-biasing and power-gating circuit in 65 nm CMOS technology', in IEEE ISSCC Dig.Tech. Papers, pp. 262–263.
- [19] Partovi H. Burd R. and et al (1996), 'Flow-through latch and edge triggered flip-flop hybrid elements', in IEEE ISSCC Dig. Tech. Papers, pp. 138–139.
- [20] Stojanovic V. and Oklobdzija V.G. (1999), 'Comparative analysis of master-slave latches and flip-flops for high-performance and low-power systems', IEEE J. Solid-State Circuits, Vol. 34, No. 4, pp. 536–548.